ELSEVIER

#### Contents lists available at ScienceDirect

# Journal of Systems Architecture

journal homepage: www.elsevier.com/locate/sysarc



# A server-based approach for predictable GPU access with improved analysis



Hyoseung Kim\*,a, Pratyush Patelb, Shige Wangc, Ragunathan (Raj) Rajkumard

- <sup>a</sup> University of California, Riverside, USA
- <sup>b</sup> Carnegie Mellon University, USA
- <sup>c</sup> General Motors R&D. USA
- d Carnegie Mellon University, USA

#### ABSTRACT

We propose a server-based approach to manage a general-purpose graphics processing unit (GPU) in a predictable and efficient manner. Our proposed approach introduces a GPU server that is a dedicated task to handle GPU requests from other tasks on their behalf. The GPU server ensures bounded time to access the GPU, and allows other tasks to suspend during their GPU computation to save CPU cycles. By doing so, we address the two major limitations of the existing real-time synchronization-based GPU management approach: busy waiting within critical sections and long priority inversion. We have implemented a prototype of the server-based approach on a real embedded platform. This case study demonstrates the practicality and effectiveness of the server-based approach. Experimental results indicate that the server-based approach yields significant improvements in task schedulability over the existing synchronization-based approach in most practical settings. Although we focus on a GPU in this paper, the server-based approach can also be used for other types of computational accelerators.

#### 1. Introduction

The high computational demands of complex algorithmic tasks used in recent embedded and cyber-physical systems pose substantial challenges in guaranteeing their timeliness. For example, a self-driving car [28,40] executes perception and motion planning algorithms in addition to running tasks for data fusion from tens of sensors equipped within the vehicle. Since these tasks are computationally intensive, it becomes hard to satisfy their timing requirements when they execute on the same hardware platform. Fortunately, many of today's embedded multi-core processors, such as NXP i.MX6 [4] and NVIDIA TX1/TX2 [3], have an on-chip, general-purpose graphics processing unit (GPU), which can greatly help in addressing the timing challenges of computation-intensive tasks by accelerating their execution.

The use of GPUs in a time predictable manner brings up several challenges. First, many of today's commercial-off-the-shelf (COTS) GPUs do not support a preemption mechanism, and GPU access requests from application tasks are handled in a sequential, non-preemptive manner. This is primarily due to the high overhead expected on GPU context switching [39]. Although some recent GPU architectures, such as NVIDIA Pascal [2], claim to offer GPU preemption, there is no documentation regarding their explicit behavior, and existing drivers (and GPU programming APIs) do not offer any programmer control

over GPU preemption at the time of writing this paper. Second, COTS GPU device drivers do not respect task priorities and the scheduling policy used in the system. Hence, in the worst case, the GPU access request of the highest-priority task may be delayed by the requests of all lower-priority tasks in the system, which could possibly cause unbounded priority inversion.

The aforementioned issues have motivated the development of predictable GPU management techniques to ensure task timing constraints performance improvewhile achieving t [15–17,20,21,27,41]. Among them, the work in [15–17] incuces a synchronization-based approach that models GPUs as mutually-exclusive resources and uses real-time synchronization protocols to arbitrate GPU access. This approach has many benefits. First, it can schedule GPU requests from tasks in an analyzable manner, without making any change to GPU device drivers. Second, it allows the existing task schedulability analysis methods, originally developed for real-time synchronization protocols, to be easily applied to analyze tasks accessing GPUs. However, due to the underlying assumption on critical sections, this approach requires tasks to busy-wait during the entire GPU execution, thereby resulting in substantial CPU utilization loss. Note that semaphore-based locks also experience this problem as the busy waiting occurs within a critical section after acquiring the lock. Also, the use of real-time synchronization protocols for GPUs may

E-mail addresses: hyoseung@ucr.edu (H. Kim), pratyusp@andrew.cmu.edu (P. Patel), shige.wang@gm.com (S. Wang), rajkumar@cmu.edu (R. (Raj) Rajkumar).

<sup>\*</sup> Corresponding author.

unnecessarily delay the execution of high-priority tasks due to the priority-boosting mechanism employed in some protocols, such as MPCP [37] and FMLP+ [10]. We will review these issues in Section 4.2.

In this paper, we develop a *server-based approach* for predictable GPU access control to address the aforementioned limitations of the existing synchronization-based approach. Our proposed approach introduces a dedicated GPU server task that receives GPU access requests from other tasks and handles the requests on their behalf. Unlike the synchronization-based approach, the server-based approach allows tasks to suspend during GPU computation while preserving analyzability. This not only yields CPU utilization benefits, but also reduces task response times. We present the schedulability analysis of tasks under our server-based approach, which accounts for the overhead of the GPU server. Although we have focused on a GPU in this work, our approach can be used for other types of computational accelerators, such as a digital signal processor (DSP).

We have implemented a prototype of our approach on a SABRE Lite embedded platform [1] equipped with four ARM Cortex-A9 CPUs and one Vivante GC2000 GPU. Our case study using this implementation with the workzone recognition algorithm [31] developed for a self-driving car demonstrates the practicality and effectiveness of our approach in improving CPU utilization and reducing response time. We have also conducted detailed experiments on task schedulability. Experimental results show that while our server-based approach does not dominate the synchronization-based approach, it outperforms the latter in most of the practical cases.

This paper is an extended version of our conference paper [25], with the following new contributions: (i) an improved analysis for GPU request handling time under the server-based approach, (ii) a discussion on task allocation with the GPU server, and (iii) new experimental results with the improved analysis.

The rest of this paper is organized as follows: Section 2 reviews relevant prior work. Section 3 describes our system model. Section 4 reviews the use of the synchronization-based approach for GPU access control and discusses its limitations. Section 5 presents our proposed server-based approach. Section 6 evaluates the approach using a practical case study and overhead measurements, along with detailed schedulabilty experiments. Section 7 concludes the paper.

#### 2. Related work

Many techniques have been developed to utilize a GPU as a predictable, shared computing resource. TimeGraph [21] is a real-time GPU scheduler that schedules GPU access requests from tasks with respect to task priorities. This is done by modifying an open-source GPU device driver and monitoring GPU commands at the driver level. RGEM [20] allows splitting a long data-copy operation into smaller chunks, reducing blocking time on data-copy operations. Gdev [22] provides common APIs to both user-level tasks and the OS kernel to use a GPU as a standard computing resource. GPES [41] is a software technique to break a long GPU execution segment into smaller subsegments, allowing preemptions at the boundaries of sub-segments. While all these techniques can mitigate the limitations of today's GPU hardware and device drivers, they have not considered the schedulability of tasks using the GPU. In other words, they handle GPU requests from tasks in a predictable manner, but do not formally analyze the worst-case timing behavior of tasks on the CPU side, which is addressed

Elliott et al. [15–17] modeled GPUs as mutually-exclusive resources and proposed the use of real-time synchronization protocols for accessing GPUs. Based on this, they developed GPUSync [17], a software framework for GPU management in multi-core real-time systems. GPUSync supports both fixed- and dynamic-priority scheduling policies, and provides various features, such as budget enforcement, multi-GPU support, and clustered scheduling. It uses separate locks for copy and

execution engines of GPUs to enable overlapping of GPU data transmission and computation. The pros and cons of the synchronization-based approach in general will be thoroughly discussed in Section 4.

Server-based software architectures for GPU access control have been studied in the context of GPU virtualization, such as rCUDA [14] and vCUDA [38]. They implement an RPC server to receive GPU acceleration requests from high-performance computing applications running on remote or virtual machines. The received requests are then handled by the server on a host machine equipped with a GPU. While our work uses a similar software architecture to these approaches, our work differs by providing guaranteed bounds on the worst-case GPU access time.

The self-suspension behavior of tasks has been studied in the context of real-time systems [7,8,13,27]. This is motivated by the fact that tasks can suspend while accessing hardware accelerators like GPUs. Kim et al. [27] proposed segment-fixed priority scheduling, which assigns different priorities and phase offsets to each segment of tasks. They developed several heuristics for priority and offset assignment because finding the optimal solution for that assignment is NP-hard in the strong sense. Chen et al. [13] reported errors in existing self-suspension analyses and presented corrections for the errors. Those approaches assume that the duration of self-suspension is given as a fixed task parameter. However, this assumption does not comply with the case where a task accesses a shared GPU and the waiting time for the GPU is affected by other tasks in the system. In this work, we use the results in [8,13] to take into account the effect of self-suspension in task schedulability, and propose techniques to bound the worst-case access time to a shared GPU.

Recently, there have been efforts to understand the details of GPU-internal scheduling on some NVIDIA GPUs. Otterness et al. [35] report that multiple GPU execution requests from different processes may be scheduled concurrently on a single NVIDIA TX1 GPU but the execution time of individual requests becomes longer and less predictive compared to when they run sequentially. Amert et al. [6] discuss the internal scheduling policy of NVIDIA TX2 for GPU execution requests made by threads sharing the same address space, i.e., those belonging to the same process. While these efforts have potential to improve GPU utilization and overall system efficiency, it is unclear whether their findings are valid on other GPU architectures and other types of accelerators. Although we do not consider these recently-found results in this work as our goal is to develop a broadly-applicable solution, we plan to consider them in our future work.

## 3. System model

The work in this paper assumes a multi-core platform equipped with a single general-purpose GPU device. The GPU is shared among multiple tasks, and GPU requests from tasks are handled in a sequential, non-preemptive manner. The GPU has its own memory region, which is assumed to be sufficient enough for the tasks under consideration. We do not assume the concurrent execution of GPU requests from different tasks, called *GPU co-scheduling*, because recent work [35] reports that "co-scheduled GPU programs from different programs are not truly concurrent, but are multiprogrammed instead" and "this (co-scheduling) may lead to slower or less predictable total times in individual programs".

We consider sporadic tasks with constrained deadlines. The execution time of a task using a GPU is decomposed into *normal execution segments* and *GPU access segments*. Normal execution segments run entirely on CPU cores and GPU access segments involve GPU operations. Fig. 1 depicts an example of a task having a single GPU access segment.

 $<sup>^{1}</sup>$  This assumption reflects today's GPU-enabled embedded processors, e.g., NXP i.MX6 [4] and NVIDIA TX1/TX2 [3]. A multi-GPU platform would be used for future real-time embedded and cyber-physical systems, but extending our work to handle multiple GPUs remains as future work.



Fig. 1. Execution pattern of a task accessing a GPU.

In the GPU access segment, the task first copies data needed for GPU computation, from CPU memory to GPU memory (Step  $\odot$  in Fig. 1). This is typically done using Direct Memory Access (DMA), which requires no (or minimal) CPU intervention. The task then triggers the actual GPU computation, also referred to as GPU kernel execution, and waits for the GPU computation to finish (Step  $\odot$ ). The task is notified when the GPU computation finishes (Step  $\odot$ ), and it copies the results back from the GPU to the CPU (Step  $\odot$ ). Finally, the task continues its normal execution segment. Note that during the time when CPU intervention is not required, e.g., during data copies with DMA and GPU kernel execution, the task may suspend or busy-wait, depending on the implementation of the GPU device driver and the configuration used.

Synchronous and asynchronous GPU access. The example in Fig. 1 uses *synchronous mode* for GPU access, where each GPU command, such as memory copy and GPU kernel execution, can be issued only after the prior GPU command has finished. However, many GPU programming interfaces, such as CUDA and OpenCL, also provide *asynchronous mode*, which allows a task to overlap CPU and GPU computations. For example, if a task sends all GPU commands in asynchronous mode at the beginning of the GPU access segment, then it can either perform other CPU operations within the same GPU access segment or simply wait until all the GPU commands complete. Hence, while the sequence of GPU access remains the same, the use of asynchronous mode can affect the amount of active CPU time in a GPU segment.

**Task model.** A task  $\tau_i$  is characterized as follows:

 $\tau_i := (C_i, \ T_i, \ D_i, \ G_i, \ \eta_i)$ 

- C<sub>i</sub>: the sum of the worst-case execution time (WCET) of all normal execution segments of task τ<sub>i</sub>.
- $T_i$ : the minimum inter-arrival time of each job of  $\tau_i$ .
- $D_i$ : the relative deadline of each job of  $\tau_i$  ( $D_i \leq T_i$ ).
- G<sub>i</sub>: the maximum accumulated duration of all GPU segments of τ<sub>i</sub>, when there is no other task competing for a GPU.
- $\eta_i$ : the number of GPU access segments in each job of  $\tau_i$ .

The utilization of a task  $\tau_i$  is defined as  $U_i = (C_i + G_i)/T_i$ . Parameters  $C_i$  and  $G_i$  can be obtained by either measurement-based or static-analysis tools. If a measurement-based approach is used,  $C_i$  and  $G_i$  can be measured when  $\tau_i$  executes alone in the system without any other interfering tasks and they need to be conservatively estimated. A task using a GPU has one or more GPU access segments. We use  $G_{i,\ j}$  to denote the maximum duration of the jth GPU access segment of  $\tau_b$  i.e.,  $G_i = \sum_{j=1}^{\eta_i} G_{i,j}$ . Parameter  $G_{i,\ j}$  can be decomposed as follows:  $G_{i,j} := (G_{i,j}^e, G_{i,j}^m)$ 

- $G_{i,j}^e$ : the WCET of pure GPU operations that do not require CPU intervention in the *j*th GPU access segment of  $\tau_i$ .
- G<sup>m</sup><sub>i,j</sub>: the WCET of miscellaneous operations that require CPU intervention in the jth GPU access segment of τ<sub>i</sub>.

 $G_{i,j}^e$  includes the time for GPU kernel execution, and  $G_{i,j}^m$  includes the time for copying data, launching the kernel, notifying the completion of GPU commands, and executing other CPU operations. The cost of triggering self-suspension during CPU-inactive time in a GPU segment is assumed to be taken into account by  $G_{i,j}^m$ . If data are copied to or from the GPU using DMA, only the time for issuing the copy command is included in  $G_{i,j}^m$ ; the time for actual data transmission by DMA is modeled as part of  $G_{i,j}^e$ , as it does not require CPU intervention. Note that  $G_{i,j} \leq G_{i,j}^e + G_{i,j}^m$  because  $G_{i,j}^e$  are not necessarily observed on the same control path and they may overlap in asynchronous mode.

**CPU scheduling.** In this work, we focus on *partitioned fixed-priority preemptive task scheduling* due to the following reasons: (i) it is widely supported in many commercial real-time embedded OSs such as OKL4 [18] and QNX RTOS [5], and (ii) it does not introduce task migration costs. Thus, each task is statically assigned to a single CPU core. Any fixed-priority assignment, such as Rate-Monotonic [32] can be used for tasks. Each task  $\tau_i$  is assumed to have a unique priority  $\pi_i$ . An arbitrary tie-breaking rule can be used to achieve this assumption under fixed-priority scheduling.

#### 4. Limitations of synchronization-based GPU access control

In this section, we characterize the limitations of using a real-time synchronization protocol for tasks accessing a GPU on a multi-core platform. We consider semaphore-based synchronization, where a task attempting to acquire a lock suspends if the lock is already held by another task. This is because semaphores are more efficient than spin-locks for long critical sections [29], which is the case for GPU access.

# 4.1. Overview

The synchronization-based approach models the GPU as a mutually-exclusive resource and the GPU access segments of tasks as critical sections. A single semaphore-based mutex is used for protecting such GPU critical sections. Hence, under the synchronization-based approach, a task should hold the GPU mutex to enter its GPU access segment. If the mutex is already held by another task, the task is inserted into the waiting list of the mutex and suspends until the mutex can be held by that task. Some implementations like GPUSync [17] use separate locks for internal resources of the GPU, e.g., copy and execution engines, to achieve parallelism in GPU access, but we focus on a single lock for the entire GPU for simplicity.

Among a variety of real-time synchronization protocols, we consider the Multiprocessor Priority Ceiling Protocol (MPCP) [36,37] as a representative, because it works for partitioned fixed-priority scheduling that we use in our work and it has been widely referenced in the literature. We shall briefly review the definition of MPCP below. More details on MPCP can be found in [30,36,37].

- 1. When a task  $\tau_i$  requests an access to a resource  $R_k$ , it can be granted to  $\tau_i$  if it is not held by another task.
- 2. While a task  $\tau_i$  is holding a resource that is shared among tasks

assigned to different cores, the priority of  $\tau_i$  is raised to  $\pi_B + \pi_i$ , where  $\pi_B$  is a base task-priority level greater than that of any task in the system, and  $\pi_i$  is the normal priority of  $\tau_i$ . This "priority boosting" under MPCP is referred to as the *global priority ceiling* of  $\tau_i$ .

- 3. When a task  $\tau_i$  requests access to a resource  $R_k$  that is already held by another task,  $\tau_i$  is inserted to the waiting list of the mutex for  $R_k$  and suspends.
- 4. When a resource R<sub>k</sub> is released and the waiting list of the mutex for R<sub>k</sub> is not empty, the highest-priority task in the waiting list is dequeued and granted R<sub>k</sub>.

#### 4.2. Limitations

As described in Section 3, each GPU access segment contains various operations, including data copies, notifications, and GPU computation. Specifically, a task may suspend when CPU intervention is not required, e.g., during GPU kernel execution, to save CPU cycles. However, under the synchronization-based approach, any task in its GPU access segment (i.e., running within a critical section after acquiring the lock) should "busy-wait" for any operation conducted on the GPU in order to ensure timing predictability. This is because most real-time synchronization protocols and their analyses, such as MPCP [37], FMLP [9], FMLP + [10] and OMLP [12], assume that (i) a critical section is executed entirely on the CPU, and (ii) there is no suspension during the execution of the critical section. Hence, during its GPU kernel execution, the task is not allowed to suspend even when no CPU intervention is required.<sup>2</sup> For example, while the GPUSync implementation Elliott et al. [17] can be configured to suspend instead of busy-wait during GPU kernel execution at runtime, its analysis uses a suspension-oblivious approach that does not incorporate benefits from self-suspension during GPU execution. As the time for GPU kernel execution and data transmission by DMA increases, the CPU time loss under the synchronization-based approach is therefore expected to increase. The analyses of those protocols could possibly be modified to allow suspension within critical sections, at the potential expense of increased pessimism.3

Some synchronization protocols, such as MPCP [37], FMLP [9] and FMLP + [11], use priority boosting (either restricted or unrestricted) as a progress mechanism to prevent unbounded priority inversion. However, the use of priority boosting could cause another problem we call "long priority inversion". We describe this problem with the example in Fig. 2. There are three tasks,  $\tau_{lb}$   $\tau_{m}$ , and  $\tau_{l}$  that have high, medium, and low priorities, respectively. Each task has one GPU access segment that is protected by MPCP and executed between two normal execution segments.  $\tau_{h}$  and  $\tau_{m}$  are allocated to Core 1, and  $\tau_{l}$  is allocated to Core 2.

Task  $\tau_l$  is released at time 0 and makes a GPU request at time 1. Since there is no other task using the GPU at that point,  $\tau_l$  acquires the mutex for the GPU and enters its GPU access segment.  $\tau_l$  then executes with the global priority ceiling associated with the mutex (priority boosting). Note that while the GPU kernel of  $\tau_l$  is executed,  $\tau_l$  also consumes CPU cycles due to the busy-waiting requirement of the synchronization-based approach. Tasks  $\tau_m$  and  $\tau_h$  are released at time 2 and 3, respectively. They make GPU requests at time 3 and 4, but the GPU cannot be granted to either of them because it is already held by  $\tau_l$ . Hence,  $\tau_m$  and  $\tau_h$  suspend. At time 5,  $\tau_l$  releases the GPU mutex, and  $\tau_h$  acquires the mutex next because it has higher priority than  $\tau_m$ . At time 8,  $\tau_h$  finishes its GPU segment, releases the mutex, and restores its normal priority. Next,  $\tau_m$  acquires the mutex, and preempts the normal execution segment of  $\tau_h$  because the global priority ceiling of the mutex

is higher than  $\tau_h$ 's normal priority. Hence, although the majority of  $\tau_m$ 's GPU segment merely performs busy-waiting, the execution of the normal segment of  $\tau_h$  is delayed until the GPU access segment of  $\tau_m$  finishes. Finally,  $\tau_h$  completes its normal execution segment at time 12, making the response time of  $\tau_h$  9 in this example.

#### 5. Server-based GPU access control

We present our server-based approach for predictable GPU access control. This approach addresses the two main limitations of the synchronization-based approach, namely, busy waiting and long priority inversion.

## 5.1. GPU server design

Our server-based approach creates a GPU server task that handles GPU access requests from other tasks on their behalf. The GPU server is assigned the highest priority in the system, which is to prevent preemptions by other tasks. Fig. 3 shows the sequence of GPU request handling under our server-based approach. First, when a task  $\tau_i$  enters its GPU access segment, it makes a GPU access request to the GPU server, not to the GPU device driver. The request is made by sending the memory region information for the GPU access segment, including input/output data, commands and code for GPU kernel execution to the server task. This requires the memory regions to be configured as shared regions so that the GPU server can access them with their identifiers, e.g., shmid. After sending the request to the server,  $\tau_i$  suspends, allowing other tasks to execute. Secondly, the server enqueues the received request into the GPU request queue, if the GPU is being used by another request. The GPU request queue is a priority queue, where elements are ordered in their task priorities. Thirdly, once the GPU becomes free, the server dequeues a request from the head of the queue and executes the corresponding GPU segment. During CPU-inactive time, e.g., data copy with DMA and GPU kernel execution, the server suspends to save CPU cycles in synchronous mode. In asynchronous mode, the server performs remaining miscellaneous CPU operations of the request being handled, i.e., asynchronous execution part, and suspends after completing them. This approach allows the GPU server to offer the same level of parallelism as in the asynchronous mode of the synchronization-based approach. 4 When the request finishes, the server notifies the completion of the request and wakes up the task  $\tau_i$ . Finally,  $\tau_i$  resumes its execution.

The use of the GPU server task inevitably introduces the following additional computational costs: (i) sending a GPU request to the server and waking up the server task, (ii) enqueueing the request and checking the request queue to find the highest-priority GPU request, and (iii) notifying the completion of the request to the corresponding task. We use the term  $\epsilon$  to characterize the GPU server overhead that upperbounds these computational costs.

Fig. 4 shows an example of task scheduling under our server-based approach. This example has the same configuration as the one in Fig. 2 and uses synchronous mode for GPU access.  $^5$  The GPU server, which the server-based approach creates, is allocated to Core 1. Each GPU access segment has two sub-segments of miscellaneous operations, each of which is assumed to amount to  $\varepsilon.$ 

At time 1, the task  $\tau_l$  makes a GPU access request to the server task. The server receives the request and executes the corresponding GPU access segment at time  $1+\varepsilon$ , where  $\varepsilon$  represents the overhead of the GPU server. Since the server-based approach does not require tasks to

<sup>&</sup>lt;sup>2</sup> These protocols allow suspension while waiting for lock acquisition.

<sup>&</sup>lt;sup>3</sup> The analyses for MPCP [29] and FMLP+ [10] under partitioned scheduling show that, whenever a task resumes from suspension, it may experience priority inversion from local tasks with higher boosted priorities. Hence, allowing self-suspension within critical sections under these protocols will likely increase chances of priority inversion and requires a change in the task model to limit the number of suspensions. Note that this however does not affect the asymptotic optimality of FMLP+, as reported in [11].

<sup>&</sup>lt;sup>4</sup> Note that achieving parallelism beyond this level is not in the scope of this paper. For example, if one wants to develop a task utilizing more than one CPU cores during its GPU execution, the corresponding GPU segment needs to be programmed with multithreads, which is different from our task model and needs additional research efforts to guarantee real-time predictability.

<sup>&</sup>lt;sup>5</sup> The GPU server supports both synchronous and asynchronous GPU access.



Fig. 2. Example schedule of GPU-using tasks under the synchronization-based approach with MPCP.



Fig. 3. GPU access procedure under our server-based approach.

busy-wait,  $\tau_l$  suspends until the completion of its GPU request. The GPU request of  $\tau_m$  at time 3 is enqueued into the request queue of the server. As the server executes with the highest priority in the system, it delays the execution of  $\tau_h$  released at time 3 by  $\epsilon$ . Hence,  $\tau_h$  starts execution at time 3 +  $\varepsilon$  and makes a GPU request at time 4 +  $\varepsilon$ . When the GPU access segment of  $\tau_l$  completes, the server task is notified. The server then notifies the completion of the GPU request to  $\tau_l$  and wakes it up, and subsequently executes the GPU access segment of  $\tau_h$  at time 5 + 2 $\epsilon$ . The task  $\tau_h$  suspends until its GPU request finishes. The GPU access segment of  $\tau_h$  finishes at time  $8 + 2\varepsilon$  and that of  $\tau_m$  starts at time  $8 + 3\varepsilon$ . Unlike the case under the synchronization-based approach,  $\tau_h$  can continue to execute its normal execution segment from time  $8 + 3\varepsilon$ , because  $\tau_m$ suspends and the priority of  $\tau_m$  is not boosted. The task  $\tau_h$  finishes its normal execution segment at time  $9 + 4\varepsilon$ , and hence, the response time of  $\tau_h$  is 6 + 4 $\epsilon$ . Recall that the response time of  $\tau_h$  is 9 for the same taskset under the synchronization-based approach, as shown in Fig. 2. Therefore, we can conclude that the server-based approach provides a shorter response time than the synchronization-based approach for this example taskset, if the value of  $\epsilon$  is under 3/4 time units, which, as measured in Section 6.2, is a very pessimistic value for  $\epsilon$ .

# 5.2. Schedulability analysis

We analyze task schedulability under our server-based approach.

Since all the GPU requests of tasks are handled by the GPU server, we first identify the GPU request handling time for the server. The following properties hold for the server-based approach:

**Lemma 1.** The GPU server task imposes up to  $2\varepsilon$  of extra CPU time on each GPU request.

**Proof.** As the GPU server intervenes before and after the execution of each GPU segment, each GPU request can cause at most  $2\epsilon$  of overhead in the worst case. Note that the cost of issuing the GPU request as well as triggering self-suspension within the jth GPU segment of  $\tau_i$  is already taken into account by  $G_{i,i}^m$ , as described in Section 3.  $\square$ 

When a task  $\tau_i$  makes a GPU request, the GPU may be already handling a request from another task. Since the GPU executes in a non-preemptive manner,  $\tau_i$ 's request must wait for the completion of the currently-handled request. There may also be multiple pending requests that are prioritized over  $\tau_i$ 's request, and it has to wait for the completion of such requests. As a result,  $\tau_i$  experiences waiting time for GPU access, which we define as follows:

**Definition 1.** The waiting time for a GPU access segment of a task  $\tau_i$  is the interval between the time when that segment is released and the time when it begins execution.

**Lemma 2.** The maximum handling time of all GPU requests of a single job of a task  $\tau_i$  by the GPU server is given as follows:



Fig. 4. Example schedule under our server-based approach.

$$B_{i}^{gpu} = \begin{cases} B_{i}^{w} + G_{i} + 2\eta_{i}\varepsilon & : \eta_{i} > 0\\ 0 & : \eta_{i} = 0 \end{cases}$$
 (1)

where  $\eta_i$  is the number of GPU access segments of  $\tau_i$  and  $B_i^w$  is an upper bound on the total waiting time for all  $\eta_i$  GPU segments of  $\tau_i$ .

**Proof.** If  $\eta_i > 0$ , the jth GPU request of  $\tau_i$  is handled after some waiting time, and then takes  $G_{i,j} + 2\varepsilon$  to complete the execution (by Lemma 1). Hence, the maximum handling time of all GPU requests of  $\tau_i$  is  $B_i^w + \sum_{j=1}^{\eta_i} (G_{i,j} + 2\varepsilon) = B_i^w + G_i + 2\eta_i \varepsilon$ . If  $\eta_i = 0$ ,  $B_i^{gpu}$  is obviously zero.  $\square$ 

In order to tightly upper-bound the total waiting time  $B_i^w$ , we adopt the *double-bounding approach* used in [23,24]. The double-bounding approach consists of two analysis methods: *request-driven* and *job-driven*. The request-driven analysis focuses on the worst-case waiting time that can be imposed on each request of  $\tau_i$ , and computes an upper bound on the total waiting time by adding up all the per-request waiting time. On the other hand, the job-driven analysis focuses on the amount of waiting time that can be possibly given by other interfering tasks during  $\tau_i$ 's job execution, and takes the maximum of this value as an upper bound of the total waiting time. These two analyses do not dominate one another. Hence, the double-bounding approach takes the minimum of the two to provide a tighter upper bound. The total waiting time  $B_i^w$  for all GPU requests of a task  $\tau_i$  is therefore:

$$B_i^w = \min(B_i^{rd}, B_i^{jd}) \tag{2}$$

where  $B_i^{rd}$  and  $B_i^{jd}$  are the results obtained by the request-driven and job-driven analyses, respectively. Note that  $B_i^{rd}$  is the sum of the maximum waiting time for each GPU request of  $\tau_i$ , i.e.,  $B_i^{rd} = \sum_{1 \le j \le \eta_i} B_{i,j}^{rd}$ .

**Lemma 3** ([Request-driven analysis]). The maximum waiting time for the jth GPU segment of a task  $\tau_i$  under the server-based approach is bounded by the following recurrence:

$$B_{l,j}^{rd,n+1} = \max_{\pi_l < \pi_l \land 1 \le k \le \eta_l} (G_{l,k} + \varepsilon) + \sum_{\pi_h > \pi_l \land 1 \le k \le \eta_h} \left( \left\lceil \frac{B_{l,j}^{rd,n}}{T_h} \right\rceil + 1 \right) (G_{h,k} + \varepsilon)$$

where  $G_{l, k}$  is the maximum duration of the kth GPU segment of  $\tau_l$  and  $B_{l,j}^{rd,0} = \max_{\pi_l < \pi_l \land 1 \le k \le \eta_l} (G_{l,k} + \varepsilon)$  (the first term of the equation).

**Proof.** When  $\tau_i$ , the task under analysis, makes a GPU request, the GPU may be handling a request from a lower-priority task, which  $\tau_i$  has to wait for completion due to the non-preemptive nature of the GPU. Hence, the longest GPU access segment from all lower-priority tasks needs to be considered as the waiting time in the worst case. Here, only one  $\epsilon$  of overhead is caused by the GPU server because other GPU requests will be immediately followed and the GPU server needs to be invoked only once between two consecutive GPU requests, as depicted in Fig. 4. This is captured by the first term of the equation.

During the waiting time of  $B_{i,j}^{rd}$ , higher-priority tasks can make GPU requests to the server. As there can be at most one carry-in request from each higher-priority task  $\tau_h$  during  $B_{i,j}^{rd}$ , the maximum number of GPU requests made by  $\tau_h$  is bounded by  $\sum_{u=1}^{\eta_h} (|B_{i,j}^{rd}/T_h|+1)$ . Multiplying each element of this summation by  $G_{h,k}+\varepsilon$  therefore gives the maximum waiting time caused by the GPU requests of  $\tau_h$ , which is exactly used as the second term of the equation.  $\square$ 

**Lemma 4** (*[Job-driven analysis]*). The maximum waiting time given by the GPU requests of other tasks during a single job execution of a task  $\tau_i$  under the server-based approach is given by:

$$B_{i}^{jd} = \eta_{i} \cdot \max_{\pi_{l} < \pi_{l} \land 1 \le k \le \eta_{l}} (G_{l,k} + \epsilon) + \sum_{\pi_{h} > \pi_{l} \land 1 \le k \le \eta_{h}} \left( \left\lceil \frac{w_{i}}{T_{h}} \right\rceil + 1 \right) (G_{h,k} + \epsilon)$$

$$\tag{4}$$

where  $W_i$  is the response time of  $\tau_i$ .

**Proof.** During the execution of any job of  $\tau_i$ , in the worst case, every GPU request of  $\tau_i$  may wait for the completion of the longest lower-priority GPU request, which is captured by the first term of the equation. In addition, due to the priority queue of the GPU server, higher-priority GPU requests made during the response time of  $\tau_i$  ( $W_i$ ) can introduce waiting time to the GPU requests of a single job of  $\tau_i$ . The second term of the equation upper-bounds the maximum waiting time

<sup>&</sup>lt;sup>6</sup> Our initial work in [25] uses only the request-driven analysis to bound the total waiting time, i.e.,  $B_i^w = B_i^{rd}$ .

given by higher-priority GPU requests during  $W_{i}$ , and it can be proved in the same manner as in the proof of Lemma 3.  $\square$ 

The response time of a task  $\tau_i$  is affected by the presence of the GPU server on  $\tau_i$ 's core. If  $\tau_i$  is allocated on a different core than the GPU server, the worst-case response time of  $\tau_i$  under the server-based approach is given by:

$$W_i^{n+1} = C_i + B_i^{gpu} + \sum_{\tau_h \in \mathbb{P}(\tau_i) \land \pi_h > \pi_i} \left[ \frac{W_i^n + (W_h - C_h)}{T_h} \right] C_h$$
(5)

where  $\mathbb{P}(\tau_i)$  is the CPU core on which  $\tau_i$  is allocated. The recurrence computation terminates when  $W_i^{n+1} = W_i^n$ , and  $\tau_i$  is schedulable if  $W_i^n \leq D_i$ . To compute  $B_i^{jd}$  at the nth iteration,  $W_i^{n-1}$  can be used in Eq. (4). It is worth noting that, as captured in the third term, the GPU segments of higher-priority tasks do not cause any direct interference to the normal execution segments of  $\tau_i$  because they are executed by the GPU server that runs on a different core.

If  $\tau_i$  is allocated on the same core as the GPU server, the worst-case response time of  $\tau_i$  is given by:

$$W_{i}^{n+1} = C_{i} + B_{i}^{gpu} + \sum_{\tau_{h} \in \mathbb{P}(\tau_{i}) \wedge \pi_{h} > \pi_{i}} \left[ \frac{W_{i}^{n} + (W_{h} - C_{h})}{T_{h}} \right] C_{h}$$

$$+ \sum_{\tau_{j} \neq \tau_{i} \wedge \eta_{j} > 0} \left[ \frac{W_{i}^{n} + \{D_{j} - (G_{j}^{m} + 2\eta_{j}\varepsilon)\}}{T_{j}} \right] (G_{j}^{m} + 2\eta_{j}\varepsilon)$$
(6)

where  $G_j^m$  is the sum of the WCETs of miscellaneous operations in  $\tau_j$ 's GPU access segments, i.e.,  $G_j^m = \sum_{k=1}^{\eta_j} G_{j,k}^m$ . Under the server-based approach, both, the GPU-using tasks, as well

Under the server-based approach, both, the GPU-using tasks, as well as the GPU server task, can self-suspend. Hence, we use the following lemma given by Bletsas et al. [8] to prove Eqs. (5) and (6):

**Lemma 5.** *[from [8]]* The worst-case response time of a self-suspending task  $\tau_i$  is upper-bounded by:

$$W_i^{n+1} = C_i + \sum_{\tau_h \in \mathbf{P}(\tau_i) \land \pi_h > \pi_i} \left[ \frac{W_i^n + (W_h - C_h)}{T_h} \right] C_h$$
 (7)

Note that  $D_h$  can be used instead of  $W_h$  in the summation term of Eq. (7) [13].

**Theorem 1.** The worst-case response time of a task  $\tau_i$  under the server-based approach is given by Eqs. (5) and (6).

**Proof.** To account for the maximum GPU request handling time of  $\tau_i$ ,  $B_i^{gpu}$  is added in both Eqs. (5) and (6). In the ceiling function of the third term of both equations,  $(W_h - C_h)$  accounts for the self-suspending effect of higher-priority GPU-using tasks (by Lemma 5). With these, Eq. (5) upper-bounds the worst-case response time of  $\tau_i$  when it is allocated on a different core than the GPU server.

The main difference between Eqs. (6) and (5) is the last term, which captures the worst-case interference from the GPU server task. The execution time of the GPU server task is bounded by summing up the worst-case miscellaneous operations and the server overhead caused by GPU requests from all other tasks  $(G_j^m + 2\eta_j\varepsilon)$ . Since the GPU server self-suspends during CPU-inactive time intervals, adding  $\{D_j - (G_j^m + 2\eta_j\varepsilon)\}$  to  $W_i^n$  in the ceiling function captures the worst-case self-suspending effect (by Lemma 5). These factors are exactly captured by the last term of Eq. (6). Hence, it upper-bounds task response time in the presence of the GPU server.

## 5.3. Task allocation with the GPU server

As shown in Eqs. (6) and (5), the response time of a task  $\tau_i$  with the server-based approach is affected by the presence of the GPU server on  $\tau_i$ 's core. This implies that, in order to achieve better schedulability, the GPU server should be considered when allocating tasks to cores.

Under partitioned scheduling, finding the optimal task allocation can be modeled as the bin-packing problem, which is known to be NP-complete [19]. Hence, bin-packing heuristics, such as first-fit decreasing and worst-fit decreasing, have been widely used as practical solutions to the task allocation problem. Such heuristics first sort tasks in decreasing order of utilization and then allocate them to cores. In case of the GPU server, its utilization depends on the frequency and length of miscellaneous operations of GPU access segments. Specifically, the utilization of the GPU server is given by:

$$U_{server} = \sum_{\forall \tau_i: \eta_i > 0} \frac{G_i^m + 2\eta_i \epsilon}{T_i}$$
 (8)

With this utilization, the GPU server can be sorted and allocated together with other regular tasks using conventional bin-packing heuristics. We will use this approach for schedulability experiments in Section 6.3.

## 6. Evaluation

This section provides our experimental evaluation of the two different approaches for GPU access control. We first present details about our implementation and describe case study results on a real embedded platform. Next, we explore the impact of these approaches on task schedulability with randomly-generated tasksets, by using parameters based on the practical overheads measured from our implementation.

## 6.1. Implementation

We implemented prototypes of the synchronization-based and the server-based approaches on a SABRE Lite board [1]. The board is equipped with an NXP i.MX6 Quad SoC that has four ARM Cortex-A9 cores and one Vivante GC2000 GPU. We ran an NXP Embedded Linux kernel version 3.14.52 patched with Linux/RK [34] version 1.6,<sup>7</sup> and used the Vivante v5.0.11p7.4 GPU driver along with OpenCL 1.1 (Embedded Profile) for general-purpose GPU programming. We also configured each core to run at its maximum frequency, 1 GHz.

Linux/RK provides a kernel-level implementation of MPCP which we used to implement the synchronization-based approach. Under our implementation, each GPU-using task first acquires an MPCP-based lock, issues memory copy and GPU kernel execution requests in an asynchronous manner, and uses OpenCL events to busy-wait on the CPU till the GPU operation completes, before finally releasing the lock.

To implement the server-based approach, we set up shared memory regions between the server task and each GPU-using task, which are used to share GPU input/output data. POSIX signals are used by the GPU-using tasks and the server to notify GPU requests and completions, respectively. The server has an initialization phase, during which, it initializes shared memory regions and obtains GPU kernels from the GPU binaries (or source code) of each task. Subsequently, the server uses these GPU kernels whenever the corresponding task issues a GPU request. As the GPU driver allows suspensions during GPU requests, the server task issues memory copy and GPU kernel execution requests in an asynchronous manner, and suspends by calling the clFinish() API function provided by OpenCL.

**GPU driver and task-specific threads.** The OpenCL implementation on the i.MX6 platform spawns user-level threads in order to handle GPU requests and to notify completions. Under the synchronization-based approach, OpenCL spawns multiple such threads for each GPU-using task, whereas under the server-based approach, such threads are spawned only for the server task. To eliminate possible scheduling interference, the GPU driver process, as well as the spawned OpenCL threads, are configured to run at the highest real-time priority in all our experiments.

<sup>&</sup>lt;sup>7</sup> Linux/RK is available at http://rtml.ece.cmu.edu/redmine/projects/rk/.



Fig. 5. MPCP lock overhead.

### 6.2. Practical evaluation

#### 6.2.1. Overheads

We measured the practical worst-case overheads for both the approaches in order to perform schedulability analysis. Each worst-case overhead measurement involved examining 100,000 readings of the respective operations measured on the i.MX6 platform. Fig. 5 shows the mean and 99.9th percentile of the MPCP lock operations and Fig. 6 shows the same for server related overheads.

Under the synchronization-based approach with MPCP, overhead occurs while acquiring and releasing the GPU lock. Under the serverbased approach, overheads involve waking up the server task, performing priority queue operations (i.e., server execution delay), and notifying completion to wake up the GPU-using task after finishing GPU computation.

To safely take into consideration the worst-case overheads, we use the 99.9th percentile measurements for each source of delay in our experiments. This amounts to a total of 14.0  $\mu\,s$  lock-related delay under the synchronization-based approach, and a total of 44.97  $\mu\,s$  delay for the server task under the server-based approach.

# 6.2.2. Case study

We present a case study motivated by the software system of the self-driving car developed at CMU [40]. Among various algorithmic tasks of the car, we chose a GPU accelerated version of the workzone recognition algorithm [31] (workzone) that periodically processes images collected from a camera. Two GPU-based matrix multiplication tasks (gpu\_matmull and gpu\_matmull), and two CPU-bound tasks (cpu\_matmull and cpu\_matmull) are also used to represent a subset of other tasks of the car. Unique task priorities are assigned based on the Rate-Monotonic policy [32] and each task is pinned to a specific core as described in Table 1. Of these, the workzone task has two GPU



Fig. 6. Server task overheads.

Table 1
Tasks used in the case study.

| Task $\tau_i$ | Task name   | C <sub>i</sub> (in ms) | $\eta_i$ | G <sub>i</sub> (in ms)              | $T_i = D_i$ (in ms) | Core | Priority |
|---------------|-------------|------------------------|----------|-------------------------------------|---------------------|------|----------|
| $	au_1$       | workzone    | 20                     | 2        | $G_{1, 1} = 95,$<br>$G_{1, 2} = 47$ | 300                 | 0    | 70       |
| $\tau_2$      | cpu_matmul1 | 215                    | 0        | 0                                   | 750                 | 0    | 67       |
| $\tau_3$      | cpu_matmul2 | 102                    | 0        | 0                                   | 300                 | 1    | 69       |
| $	au_4$       | gpu_matmul1 | 0.15                   | 1        | $G_{4, 1} = 19$                     | 600                 | 1    | 68       |
| $\tau_5$      | gpu_matmul2 | 0.15                   | 1        | $G_{5, 1} = 38$                     | 1000                | 1    | 66       |

segments per job whereas both the GPU-based matrix multiplication tasks have a single GPU segment. Under the server-based approach, the server task is pinned to CPU Core 1 and is run with real-time priority 80. In order to avoid unnecessary interference while recording traces, the task-specific OpenCL threads are pinned on a separate CPU core for both approaches. All tasks are released at the same time using Linux/RK APIs. CPU scheduling is performed using the SCHED\_FIFO policy, and CPU execution traces are collected for one hyperperiod (3000 ms) as shown in Fig. 7.

The CPU-execution traces for the synchronization and server-based approaches are shown in Fig. 7(a) and (b), respectively. Tasks executing on Core 0 are shown in blue whereas tasks executing on Core 1 are shown in red. It is immediately clear that the server-based approach allows suspension of tasks while they are waiting for the GPU request to complete. In particular, we make the following key observations from the case study:

- Under the synchronization-based approach, tasks suspend when they wait for the GPU lock to be released, but they do not suspend while using the GPU. On the contrary, under the server-based approach, tasks suspend even when their GPU segments are being executed. The results show that our proposed server-based approach can be successfully implemented and used on a real platform.
- 2. The response time of cpu\_matmull under the synchronization-based approach is significantly larger than that under the server-based approach, i.e., 520.68 ms vs. 219.09 ms in the worst case, because of the busy-waiting problem discussed in Section 4.2.

## 6.3. Schedulability experiments

# 6.3.1. Taskset generation

We used 10,000 randomly-generated tasksets for each experimental setting. Unless otherwise mentioned, the base parameters given in Table 2 are used for taskset generation. The GPU-related parameters are inspired from the observations from our case study and the GPU workloads used in prior work [21,22]. Other task parameters are similar to those used in the literature. Systems with four and eight CPU cores  $(N_P = \{4, 8\})$  are considered. For each taskset, n tasks are generated where n is uniformly distributed over  $[2N_P, 5N_P]$ . A subset of the generated tasks is chosen at random, corresponding to the specified percentage of GPU-using tasks, to include GPU segments. Task period  $T_i$ and utilization  $U_i$  are randomly selected from the defined minimum and maximum period ranges. Task deadline  $D_i$  is set equal to  $T_i$ . Recall that the utilization of a task  $\tau_i$  is defined as  $U_i = (C_i + G_i)/T_i$ . If  $\tau_i$  is a CPUonly task,  $C_i$  is set to  $U_i \cdot T_i$  and  $G_i$  is set to zero. If  $\tau_i$  is a GPU-using task, the given ratio of the accumulated GPU segment length to the WCET of normal segments is used to determine the values of  $C_i$  and  $G_i$ .  $G_i$  is then split into  $\eta_i$  random-sized pieces, where  $\eta_i$  is the number of  $\tau_i$ 's GPU segments chosen randomly from the specified range. For each GPU segment  $G_{i,j}$ , the values of  $G_{i,j}^e$  and  $G_{i,j}^m$  are determined by the ratio of miscellaneous operations given in Table 2, assuming  $G_{i,i} = G_{i,i}^e + G_{i,i}^m$ . Finally, task priorities are assigned by the Rate-Monotonic policy [32], with arbitrary tie-breaking.



Fig. 7. Task execution timeline during one hyperperiod (3000 ms).

**Table 2**Base parameters for taskset generation.

| Parameters                                                | Values             |
|-----------------------------------------------------------|--------------------|
| Number of CPU cores $(N_P)$                               | 4, 8               |
| Number of tasks (n)                                       | $[2N_{P}, 5N_{P}]$ |
| Task utilization $(U_i)$                                  | [0.05, 0.2]        |
| Task period and deadline $(T_i = D_i)$                    | [30, 500] ms       |
| Percentage of GPU-using tasks                             | [10, 30]%          |
| Ratio of GPU segment len. to normal WCET $(G_i/C_i)$      | [10, 30]%          |
| Number of GPU segments per task $(\eta_i)$                | [1, 3]             |
| Ratio of misc. operations in $G_{i,j}(G_{i,j}^m/G_{i,j})$ | [10, 20]%          |
| GPU server overhead ( $\epsilon$ )                        | 50 μs              |

#### 6.3.2. Results

We captured the percentage of schedulable tasksets where all tasks met their deadlines. For the synchronization-based approach, two multiprocessor locking protocols are used: MPCP and FMLP+. Schedulability under MPCP and FMLP+ is tested using the analysis developed by Lakshmanan et al. [29] and Brandenburg [10], respectively. Both analyses are appropriately modified based on the correction by Chen et al. [13]. We considered both zero and non-zero locking overhead under the synchronization-based approach, but there was no appreciable difference between them. Hence, only the results with zero overhead are presented in the paper. Tasks are allocated to cores by using the worst-fit decreasing (WFD) heuristic in order to balance the load across cores. Under the server-based approach, the GPU server is allocated along with other tasks by WFD. Eqs. (5) and (6) are used for task schedulability tests. We set the GPU server overhead  $\varepsilon$  to 50  $\mu$ s, which is slightly larger than the measured overheads from our implementation presented in Section 6.2. Two versions of the GPU server are considered to show the analytical improvement of this work: Server-RD, which is our initial work [25] using only the requestdriven approach, and Server-RD+JD, which is the one newly proposed in this paper. Unless otherwise mentioned, we will limit our focus to Server-RD+JD and call it as the server-based approach.

Fig. 8 shows the percentage of schedulable tasksets as the ratio of the accumulated GPU segment length ( $G_i$ ) increases. In general, the percentage of schedulable tasksets is higher when  $N_P=4$ , compared to when  $N_P=8$ . This is because the GPU is contended for by more tasks as the number of cores increases. The server-based approach outperforms both of the synchronization-based approaches (MPCP and FMLP+) in all cases of Fig. 8. This is mainly due to the fact that the server-based approach allows other tasks to use the CPU while the GPU is being used. While MPCP generally performs worse than FMLP+ in our experiments, we suspect that this is due to the pessimism in the analysis [29] that computes an upper bound by the sum of the maximum per-request delay, similarly to the request-driven analysis shown in Eq. (3). If it is extended with the job-driven analysis like Eq. (4), its performance will likely be improved.

Fig. 9 shows the percentage of schedulable tasksets as the percentage of GPU-using tasks increases. The left-most point on the x-axis represents that all tasks are CPU-only tasks, and the right-most point represents that all tasks access the GPU. Under all approaches, the percentage of schedulable tasksets reduces as the percentage of GPU-using tasks increases. However, the server-based approach significantly outperforms the other approaches, with as much as 38% and 27% more tasksets being schedulable than MPCP and FMLP+, respectively, when the percentage of GPU-using tasks is 70% and  $N_P = 4$ .

The benefit of the server-based approach is also observed with changes in other task parameters. In Fig. 10, the percentage of schedulable tasksets is illustrated as the number of tasks increases. While the difference in schedulability between the server and FMLP + is rather small when  $N_P=4$ , it becomes larger when  $N_P=8$ . This happens because the total amount of the CPU-inactive time in GPU segments increases as more tasks are considered. A similar observation is also seen in Fig. 11, where the number of GPU access segments per task varies. Here, the different is much noticeable as more GPU segments create larger CPU-inactive time, which is favorable to the server-based approach.

The base task utilization given in Table 2 follows a uniform distribution. In Fig. 12, we evaluate with bimodal distributions where the utilization of small tasks is chosen from [0.05,0.2] and that of large tasks is chosen from [0.2,0.5]. The x-axis of each sub-figure in Fig. 12 shows the ratio of small tasks to large tasks in each taskset. While the

 $<sup>^{8}</sup>$  We used the FMLP+ analysis for preemptive partitioned fixed-priority scheduling given in Section 6.4.3 of [10].



Fig. 8. Schedulability w.r.t. the GPU segment length.



Fig. 9. Schedulability w.r.t. the percentage of GPU-using tasks.



Fig. 10. Schedulability w.r.t. the number of tasks.



Fig. 11. Schedulability w.r.t. the number of GPU segments.

server-based approach has higher schedulability for fewer large tasks, the gap gets smaller and the percentage of schedulable tasksets under all approaches goes down to zero as the ratio of large tasks increases, due to the high resulting utilization of generated tasksets.

We next investigate the factors that negatively impact the performance of the server-based approach. The GPU server overhead  $\varepsilon$  is



Fig. 12. Schedulability w.r.t. the ratio of small tasks to large tasks.



**Fig. 13.** Schedulability w.r.t. the GPU server overhead ( $\epsilon$ ).

obviously one such factor. Although an  $\varepsilon$  of 50  $\mu$ s that we used in prior experiments is sufficient enough to upper-bound the GPU server overhead in most practical systems, we further investigate with larger  $\varepsilon$  values. Fig. 13 shows the percentage of schedulable tasksets as the GPU server overhead  $\varepsilon$  increases. Since  $\varepsilon$  exists only under the server-based approach, the performance of MPCP and FMLP+ is unaffected by this factor. On the other hand, the performance of the server-based approach deteriorates as the overhead increases.

The length of miscellaneous operations in GPU access segments is another factor degrading the performance of the server-based approach because miscellaneous operations require the GPU server to consume a longer CPU time. Fig. 14 shows the percentage of schedulable tasksets as the ratio of miscellaneous operations in GPU access segments increases. As the analyses of MPCP and FMLP + require tasks to busy-wait during their entire GPU access, their performance remains unaffected. On the other hand, as expected, the performance of the server-based approach degrades as the ratio of miscellaneous operations increases. Specifically, starting from the ratio of 60% at  $N_P = 4$  and 90% at  $N_P = 8$ , the server-based approach underperforms FMLP + . However, we expect that such a high ratio of miscellaneous operations in GPU segments is hardly observable in practical GPU applications because memory copy is typically done by DMA and GPU kernel execution takes the majority time of GPU segments.

Lastly, we evaluate the impact of task periods in schedulability. Recall that task periods are uniformly chosen from  $[T_{\min}, T_{\max}]$ , where  $T_{\min} = 20$  ms and  $T_{\max} = 500$  ms in our base parameters. In this experiment, we fix  $T_{\max}$  to 500 ms and vary the value of  $T_{\min}$ . The results are shown in Fig. 15. Interestingly, the server-based approach outperforms FMLP+ until  $T_{\min}$  reaches 80ms at  $N_P = 4$  and 160 ms at  $N_P = 8$ ,

but it starts to underperform afterwards. We suspect that this is mainly due to the rate-monotonic (RM) priority assignment used in our experiments and the request ordering policies of the GPU server and FMLP +. The priority-based ordering of the GPU server favors higher-priority tasks and the FIFO ordering of FMLP + ensures fairness in waiting time. If there is a large difference in task periods, it is better to give shorter waiting time to higher-priority tasks as they have shorter periods (and implicit deadlines) under RM. On the other hand, if the difference in task periods is relatively small, fair waiting time for tasks is likely to improve overall schedulability. There has been a long debate on priority-based and FIFO ordering in the literature. Further discussion on this issue is beyond the scope of the paper, and we leave the extension of the GPU server with FIFO ordering as part of future work.

In summary, the server-based approach outperforms the synchronization-based approach using MPCP and FMLP+ in most cases where realistic parameters are used. Specifically, the benefit of the server-based approach is significant when the percentage of GPU-using tasks is high, the number of GPU segments per tasks is large. However, we do find that the server-based approach does not dominate the synchronization-based approach may result in better schedulability than the server-based approach when the GPU server overhead or the ratio of miscellaneous operations in GPU segments is beyond the range of practical values (under MPCP and FMLP+) and the range of task period is relatively small (under FMLP+).

# 7. Conclusions

In this paper, we have presented a server-based approach for predictable CPU access control in real-time embedded and cyber-physical systems. It is motivated by the limitations of the synchronization-based approach, namely busy-waiting and long priority inversion. By introducing a dedicated server task for GPU request handling, the server-based approach addresses those limitations, while ensuring the

 $<sup>^9\,\</sup>rm Only$  a small fluctuation in schedulability of synchronization-based approaches ( <1% ) exists due to the nature of random parameters.



Fig. 14. Schedulability w.r.t. the ratio of miscellaneous operations in GPU access segments.



Fig. 15. Schedulability w.r.t. the minimum task period.

predictability and analyzability of tasks. The implementation and case study results on an NXP i.MX6 embedded platform indicate that the server-based approach can be implemented with acceptable overhead and performs as expected with a combination of CPU-only and GPU-using tasks. Experimental results show that the server-based approach yields significant improvements in task schedulability over the synchronization-based approach in most cases. Other types of accelerators such as DSPs and FPGAs can also benefit from our approach.

Our proposed server-based approach offers several interesting directions for future work. First, while we focus on a single GPU in this work, the server-based approach can be extended to multi-GPU and multi-accelerator systems. One possible way is to create a GPU server for each of the GPUs and accelerators, and allocating a subset of GPUusing tasks to each server. The optimization and dynamic adjustment of servers considering task allocation, overhead, and access duration is worthy of investigation. Secondly, the server-based approach can facilitate an efficient co-scheduling of GPU kernels. For instance, the latest NVIDIA GPU architectures can schedule multiple GPU kernels concurrently only if they belong to the same address space [2], and the use of the GPU server satisfies this requirement, just as MPS [33] does. Thirdly, as the GPU server has a central knowledge of all GPU requests, other features like GPU fault tolerance and power management can be developed. Lastly, the server-based approach can be extended to a virtualization environment and compared against virtualization-aware synchronization protocols [26]. We plan to explore these topics in the future.

## Supplementary material

Supplementary material associated with this article can be found, in the online version, at doi:10.1016/j.sysarc.2018.05.003.

#### References

- [1] i.MX6 Sabre Lite by boundary devices, (https://boundarydevices.com/).
- [2] NVIDIA NVIDIA GP100 pascal whitepaper, (http://www.nvidia.com).
- [3] NVIDIA NVIDIA Jetson TX1/TX2 embedded platforms, (http://www.nvidia.com).
- [4] N.X.P NXP i.MX6 processors, (http://www.nxp.com).
- [5] Q.N.X R.T.O.S., (http://www.qnx.com).
- [6] T. Amert, N. Otterness, M. Yang, J.H. Anderson, F.D. Smith, GPU scheduling on the NVIDIA TX2: Hidden details revealed, IEEE Real-Time Systems Symposium (RTSS), (2017).
- [7] N. Audsley, K. Bletsas, Realistic analysis of limited parallel software/hardware implementations, IEEE Real-Time Technology and Applications Symposium (RTAS), (2004).
- [8] K. Bletsas, N. Audsley, W.-H. Huang, J.-J. Chen, G. Nelissen, Errata for three papers (2004-05) on fixed-priority scheduling with self-suspensions, Technical Report CISTER-TR-150713, CISTER, 2015.
- [9] A. Block, H. Leontyev, B.B. Brandenburg, J.H. Anderson, A flexible real-time locking protocol for multiprocessors, IEEE Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA), (2007).
- [10] B. Brandenburg, Scheduling and locking in multiprocessor real-time operating systems, Ph.D. thesis, University of North Carolina, Chapel Hill, 2011.
- [11] B. Brandenburg, The FMLP+: An asymptotically optimal real-time locking protocol for suspension-aware analysis, Euromicro Conference on Real-Time Systems (ECRTS), (2014).
- [12] B. Brandenburg, J. Anderson, The OMLP family of optimal multiprocessor real-time locking protocols, Des. Autom. Embedded Syst. 17 (2) (2013) 277–342.
- [13] J.-J. Chen, G. Nelissen, W.-H. Huang, M. Yang, B. Brandenburg, K. Bletsas, C. Liu, P. Richard, F. Ridouard, N. Audsley, R. Rajkumar, D. Niz, Many Suspensions, Many Problems: A Review of Self-Suspending Tasks in Real-Time Systems, Technical Report 854, Department of Computer Science, TU Dortmund, 2016.
- [14] J. Duato, A.J. Pena, F. Silla, R. Mayo, E.S. Quintana-Ortí, rCUDA: Reducing the number of GPU-based accelerators in high performance clusters, International Conference on High Performance Computing and Simulation (HPCS), (2010), pp. 224–231.
- [15] G. Elliott, J. Anderson, Globally scheduled real-time multiprocessor systems with GPUs, Real-Time Syst. 48 (1) (2012) 34–74.
- 16] G. Elliott, J. Anderson, An optimal k-exclusion real-time locking protocol motivated by multi-GPU systems, Real-Time Syst. 49 (2) (2013) 140–170.
- [17] G. Elliott, B.C. Ward, J.H. Anderson, GPUSync: A framework for real-time GPU management, IEEE Real-Time Systems Symposium (RTSS), (2013).
- [18] General Dynamics, OKL4 Microvisor, (http://ok-labs.com).

- [19] D.S. Johnson, A. Demers, J.D. Ullman, M.R. Garey, R.L. Graham, Worst-case performance bounds for simple one-dimensional packing algorithms, SIAM J. Comput. 3 (4) (1974) 299–325.
- [20] S. Kato, K. Lakshmanan, A. Kumar, M. Kelkar, Y. Ishikawa, R. Rajkumar, RGEM: A responsive GPGPU execution model for runtime engines, IEEE Real-Time Systems Symposium (RTSS), (2011).
- [21] S. Kato, K. Lakshmanan, R. Rajkumar, Y. Ishikawa, TimeGraph: GPU scheduling for real-time multi-tasking environments, USENIX Annual Technical Conference (ATC), (2011).
- [22] S. Kato, M. McThrow, C. Maltzahn, S.A. Brandt, Gdev: First-class GPU resource management in the operating system, USENIX Annual Technical Conference (ATC), (2012)
- [23] H. Kim, D. de Niz, B. Andersson, M. Klein, O. Mutlu, R. Rajkumar, Bounding and reducing memory interference in COTS-based multi-core systems, Real-Time Syst. 52 (3) (2016) 356–395.
- [24] H. Kim, D. de Niz, B. Andersson, M. Klein, O. Mutlu, R.R. Rajkumar, Bounding memory interference delay in cots-based multi-core systems, IEEE Real-Time Technology and Applications Symposium (RTAS), (2014).
- [25] H. Kim, P. Patel, S. Wang, R.R. Rajkumar, A server-based approach for predictable GPU access control, IEEE Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA), (2017).
- [26] H. Kim, S. Wang, R. Rajkumar, vMPCP: A synchronization framework for multi-core virtual machines, IEEE Real-Time Systems Symposium (RTSS), (2014).
- [27] J. Kim, B. Andersson, D. de Niz, R. Rajkumar, Segment-fixed priority scheduling for self-suspending real-time tasks, IEEE Real-Time Systems Symposium (RTSS), (2013)
- [28] J. Kim, H. Kim, K. Lakshmanan, R. Rajkumar, Parallel scheduling for cyber-physical systems: Analysis and case study on a self-driving car, International Conference on Cyber-Physical Systems (ICCPS), (2013).
- [29] K. Lakshmanan, D. de Niz, R. Rajkumar, Coordinated task scheduling, allocation and synchronization on multiprocessors, IEEE Real-Time Systems Symposium (RTSS), (2009).
- [30] K. Lakshmanan, R. Rajkumar, J.P. Lehoczky, Partitioned fixed-priority preemptive scheduling for multi-core processors, Euromicro Conference on Real-Time Systems (ECRTS), (2009).
- [31] J. Lee, Y.-W. Seo, W. Zhang, D. Wettergreen, Kernel-based traffic sign tracking to improve highway workzone recognition for reliable autonomous driving, IEEE International Conference on Intelligent Transportation Systems (ITSC), (2013).
- [32] C. Liu, J. Layland, Scheduling algorithms for multiprogramming in a hard-real-time environment, J. ACM 20 (1) (1973) 46–61, http://dx.doi.org/10.1145/321738. 321743.
- [33] NVIDIA, Sharing a GPU between MPI processes: Multi-process service (MPS) overview, (http://docs.nvidia.com/deploy/pdf/CUDA\_Multi\_Process\_Service\_Overview.pdf).
- [34] S. Oikawa, R. Rajkumar, Linux/RK: A portable resource kernel in Linux, IEEE Real-Time Systems Symposium (RTSS) Work-In-Progress, (1998).
- [35] N. Otterness, M. Yang, S. Rust, E. Park, J.H. Anderson, F.D. Smith, A. Berg, S. Wang, An evaluation of the NVIDIA TX1 for supporting real-time computer-vision workloads, IEEE Real-Time Technology and Applications Symposium (RTAS), (2017).
- [36] R. Rajkumar, Real-time synchronization protocols for shared memory multiprocessors, International Conference on Distributed Computing Systems (ICDCS), (1990).
- [37] R. Rajkumar, L. Sha, J.P. Lehoczky, Real-time synchronization protocols for multiprocessors, IEEE Real-Time Systems Symposium (RTSS), (1988).
- [38] L. Shi, H. Chen, J. Sun, K. Li, vCUDA: GPU-accelerated high-performance computing in virtual machines, IEEE Trans. Comput. 61 (6) (2012) 804–816.
- [39] I. Tanasic, I. Gelado, J. Cabezas, A. Ramirez, N. Navarro, M. Valero, Enabling preemptive multiprogramming on GPUs, International Symposium on Computer Architecture (ISCA), (2014).
- [40] J. Wei, J.M. Snider, J. Kim, J.M. Dolan, R. Rajkumar, B. Litkouhi, Towards a viable autonomous driving research platform, IEEE Intelligent Vehicles Symposium (IV), (2013).
- [41] H. Zhou, G. Tong, C. Liu, GPES: a preemptive execution system for GPGPU computing, IEEE Real-Time Technology and Applications Symposium (RTAS), (2015).



ucr.edu/~hyoseung/.





Pratyush Patel received his B.E. (Hons.) in Computer Science from BITS Pilani, K. K. Birla Goa Campus in August, 2017. He is currently a Research Intern at Microsoft Research, India and has worked at Carnegie Mellon University and the Max-Planck Institute for Software Systems in the past. His research interests span the hardware-software boundary, including topics on operating systems, computer architecture and real-time systems. Pratyush has published two award-winning papers at RTAS 2017 and RTCSA 2017.



Shige Wang is currently a Staff Researcher at General Motors Global R&D in Warren, Michigan. He received his Ph.D. in Computer Science and Engineering from The University of Michigan, Ann Arbor, Michigan in 2004. He has been working on many research projects in real-time systems, system modeling and analysis, model-based system engineering, and cyber-physical systems. His current research focuses on embedded control software architecture for automated driving systems, parallel processing and heterogeneous computing for real-time sensing and perception. He is a senior member of IEEE.



Ragunathan (Raj) Rajkumar received the B.E. (Hon) degree from the University of Madras, India, in 1984, and the M.S. and Ph.D. degrees from Carnegie Mellon University, Pittsburgh, PA, in 1986 and 1989, respectively. He is the George Westinghouse Professor in Electrical and Computer Engineering at Carnegie Mellon University. He was also the primary founder of TimeSys Corporation, a long-term vendor of embedded Linux and Java products. He has chaired several international conferences, has authored a book and more than 170 refereed publications in conferences and journals. Eight of his papers have received Best Paper Awards. His research interests include all aspects of cyber-physical systems.